职位&公司对比
职位详情
- 北京
- 3-5年
- 硕士
- floorplan
- placement
- package
工作职责: 1. 熟悉芯片netlist to GDS流程,对kanzhunfloorplan来自BOSS直聘, placement, CTS, power plan, timing signoff有深boss入的理解; 2. 具备28/16nm等深亚微米的项目经验,能够独立完成芯片/模块级的后端设计流程; 3. 熟悉BOSS直聘芯片DRC/LVS 流程; 任职资格: 1. 微电子、电子工程等相关专业本科及硕士以直聘上学历,要求3年以上Backend经验。 2. 熟练使用ICC/Innovus等EDA工具。 3. 熟练使用tcl/perl/shell/Python/Makefile等工具编程
职位详情
- 北京
- 10年以上
- 本科
- 有数字后端工程师经验
- 5年以上数字后端工程师经验
- 16nm-7nm
- 低功耗设计经验
- 成功流片经验
- 量产经验
- 后端EDA工具
- 功耗分析
- IREM
Job Responsibilities: 1. Responsible for power analysis of chips from Netlist to GDS, including dynamic power consumption, static power consumption, IR voltage drop analysis, etc., to ensure that the design meets 来自BOSS直聘power consumption requirements; 2. Plan and design the power network, optimize power integrity, and ensure the reliability and efficiency of the power network; 3. Participate in the low-power design process and provide power optimization suggestions; 4. Conduct来自BOSS直聘 power consumption simulation, establish a power consumption model, and analyze the power consumption performance under different working modes; 5. Develop and optimize the power consumption analysis procesbosss to improve analysis efficiency and accuracy. Job requirements: 1. Master's degree holder with at least 5 years of experience and bachelor's degree holder with at least 7 years of experience in digital backend power consumption analysis. Candidates with successful chip fabrication experience are preferred; 2. Proficienbosst in power analysis methods, proficient in using mainstream power analysis tools, familiar with the use and optimization of EDA tools; 3. Proficient in scripting languages such as Tcl, Perl, Shell, etc., able to write automated scripts to improve work efficiency; 4. Familiar with advanced process flow and understand the power consumption characteristics of different process nodes; 5. Possess rich experience in power network planning and design, able to optimize power integrity; 6. Familiar with low-power design methods and able to provide effective power optimization suggestions; 7. Able to conduct power consumption simulation and modeling, and analyze power consumption performance under different working modes.
技能解析
- 设计流程
- 电子工程等
- EDA工具
- 电子工程
数据来自CSL职业科学研究室
技能解析
暂无识别出相关技能要求
工作时间
公司福利
- 节日福利
- 零食下午茶
- 餐补
- 员工旅游
- 带薪年假
- 股票期权
- 年终奖
- 定期体检
- 补充医疗保险
- 五险一金
公司福利
- 带薪年假
- 定期体检
- 补充医疗保险
- 五险一金
备注
职位发布者未明确表明公司信息,具体可咨询职位发布人进行确认。